You are not registered yet. Please click here to register!
DFI LP UT X48-T3RS / X48-T2R Bios Templates - i4memory.com - different look at memory
Tags Register Blogs FAQ Members List Calendar Mark Forums Read

Notices

Closed Thread
 
Thread Tools
Old 07-06-2008, 06:33 PM   #1
eva2000
Administrator
eva2000's PC Specs
 
Join Date: Jul 22 2004
Location: Brisbane, Australia
Posts: 23,017
twitter.com/i4memorycom Facebook Page livestream.com/i4memorycom
Blog Entries: 42
DFI LP UT X48-T3RS / X48-T2R Bios Templates

Click on link to show relevant bios screen image. Plain text file version is attached to this post below.

DFI LP UT X48-T3RS 714 Beta Bios
Settings Template


714 beta bios
- Updated the 6/4 beta template with 714 beta template settings but haven't updated screenshots yet as there's more bios updates to come.

PC Health Status
Adjust CPU Temp: Auto


CPU Feature
- Thermal Management Control: Disabled
- PPM(EIST) Mode: Disabled
- Limit CPUID MaxVal: Disabled
- CIE Function: Disabled
- Virtualization Technology: Disabled
- Core Multi-Processing: Enabled


Exist Setup Shutdown: Mode 2
Shutdown after AC Loss: Disabled
O.C. Fail retry Counter 0
CPU Clock Ratio: 9x
CPU N/2 Ratio: Disabled
Target CPU Clock:
CPU Clock: 333
Boot Up Clock: AUTO
CPU Clock Amplitude: 800mv
CPU Clock0 Skew: 0ps
CPU Clock1 Skew: 0ps
DRAM Speed: 333/1333
- Target DRAM Speed: DDR3-1333
PCIE Clock: 100mhz
PCIE Slot Config: 1X 1X

CPU Spread Spectrum: Disabled
PCIE Spread Spectrum: Disabled
SATA Spread Spectrum: Disabled


Voltage Settings
CPU VID Control: 1.10000v
COY VID Special Add Limit: Enabled
CPU VID Special Add: AUT0
DRAM Voltage Control: 1.57v
SB Core/CPU PLL Voltage: 1.51
NB Core Voltage: 1.430
CPU VTT Voltage: 1.100
Vcore Droop Control: Enabled
Clockgen Voltage Control: 3.45v
GTL+ Buffers Strength: Strong
Host Slew Rate: Weak
x MCH RON Offset Value:
x MCH RTT Offset Value:
x MCH Slew Rate Offset Value:
x MCH VREF 1 Value:
x MCH VREF 2 Value:
x MCH VREF 3 Value:


GTL REF Voltage Control: Disable
x CPU GTL 1/2 REF Volt: 113
x CPU GTL 0/3 REF Volt: 100
x North Bridge GTL REF Volt: 100


DRAM Timing
- DRAM CLK Driving Strength: Level 6
- DRAM DATA Driving Strength: Level 8
- Ch1 DLL Default Skew Model: Model 0
- Ch2 DLL Default Skew Model: Model 0
- Enhance Data transmitting: AUTO
- Enhance Addressing: AUTO
- T2 Dispatch: AUTO

Fine Delay Step Degree: 5ps to 80ps

Clock Setting Fine Delay
Ch1 Clock Crossing Setting: AUTO
- DIMM 1 Clock fine delay: Current
- DIMM 2 Clock fine delay: Current
- DIMM 2 Control fine delay: Current
- DIMM 1 Control fine delay: Current
- Ch 1 Command fine delay: Current

Ch2 Clock Crossing Setting: AUTO
- DIMM 3 Clock fine delay: Current
- DIMM 4 Clock fine delay: Current
- DIMM 4 Control fine delay: Current
- DIMM 3 Control fine delay: Current
- Ch 2 Command fine delay: Current

Ch1Ch2 CommonClock Setting: AUTO


Ch1 RDCAS GNT-Chip Delay: Auto
Ch1 WRCAS GNT-Chip Delay: Auto
Ch1 Command to CS Delay: Auto

Ch2 RDCAS GNT-Chip Delay: Auto
Ch2 WRCAS GNT-Chip Delay: Auto
Ch2 Command to CS Delay: Auto

Common CMD to CS Timing: AUTO/1N/2N (command rate)


CAS Latency Time (tCL): 8
RAS# to CAS# Delay (tRCD): 8
RAS# Precharge (tRP): 8
Precharge Delay (tRAS): 27
All Precharge to Act: AUTO
REF to ACT Delay (tRFC): Auto
Performance LVL (Read Delay) (tRD): AUTO

Read delay phase adjust: Enter


Ch1 Read delay phase (4~0)
- Channel 1 Phase 0 Pull-In: AUTO
- Channel 1 Phase 1 Pull-In: AUTO
- Channel 1 Phase 2 Pull-In: AUTO
- Channel 1 Phase 3 Pull-In: AUTO
- Channel 1 Phase 4 Pull-In: AUTO

Ch2 Read delay phase (4~0)
- Channel 2 Phase 0 Pull-In: Auto
- Channel 2 Phase 1 Pull-In: Auto
- Channel 2 Phase 2 Pull-In: Auto
- Channel 2 Phase 3 Pull-In: Auto
- Channel 2 Phase 4 Pull-In: Auto


MCH ODT Latency: AUTO
Write to PRE Delay (tWR): AUTO
Rank Write to Read (tWTR): AUTO
ACT to ACT Delay (tRRD): AUTO
Read to Write Delay (tRDWR): AUTO
Ranks Write to Write (tWRWR): AUTO
Ranks Read to Read (tRDRD): AUTO
Ranks Write to Read (tWRRD): AUTO
Read CAS# Precharge (tRTP): AUTO
ALL PRE to Refresh: AUTO
XMP Support: Disabled

DFI LP UT X48-T3RS 6/4 Beta Bios
Settings Template


6/4 beta bios

Code:
PC Health Status
Adjust CPU Temp: Auto

CPU Feature
- Thermal Management Control: Disabled
-  PPM(EIST) Mode: Disabled
- Limit CPUID MaxVal: Disabled
- CIE Function: Disabled
- Virtualization Technology: Disabled
- Core Multi-Processing: Enabled

Exist Setup Shutdown: Mode 2
Shutdown after AC Loss: Disabled
O.C. Fail retry Counter 0
CPU Clock Ratio: 9x
CPU N/2 Ratio: Disabled
Target CPU Clock:
CPU Clock: 333
Boot Up Clock: AUTO
CPU Clock Amplitude: 800mv
CPU Clock0 Skew: 0ps
CPU Clock1 Skew: 0ps
DRAM Speed: 333/1333
- Target DRAM Speed: DDR3-1333
PCIE Clock: 100mhz
PCIE Slot Config: 1X 1X

CPU Spread Spectrum: Disabled
PCIE Spread Spectrum: Disabled
SATA Spread Spectrum: Disabled

Voltage Settings
CPU VID Control: 1.10000v
COY VID Special Add Limit: Enabled
CPU VID Special Add: AUT0
DRAM Voltage Control: 1.57v
SB Core/CPU PLL Voltage: 1.51
NB Core Voltage: 1.430
CPU VTT Voltage: 1.100
Vcore Droop Control: Enabled
Clockgen Voltage Control: 3.45v
GTL+ Buffers Strength: Strong
Host Slew Rate: Weak
x MCH RON Offset Value:
x MCH RTT Offset Value:
x MCH Slew Rate Offset Value:
x MCH VREF 1 Value:
x MCH VREF 2 Value: 
x MCH VREF 3 Value:

GTL REF Voltage Control: Disable
x CPU GTL 1/2 REF Volt: 113
x CPU GTL 0/3 REF Volt: 100
x North Bridge GTL REF Volt: 100

DRAM Timing
- Enhance Data transmitting: Auto
- Enhance Addressing: Auto
- T2 Dispatch: Auto

DRAM Default Skew Model: Model 0 to 3

Fine Delay Step Degree: 5ps to 80ps

Clock Setting Fine Delay
Ch1 Clock Crossing Setting: AUTO
- DIMM 1 Clock fine delay: Current
- DIMM 2 Clock fine delay: Current
- DIMM 2 Control fine delay: Current
- DIMM 1 Control fine delay: Current
- Ch 1 Command fine delay: Current

Ch2 Clock Crossing Setting: AUTO
- DIMM 3 Clock fine delay: Current
- DIMM 4 Clock fine delay: Current
- DIMM 4 Control fine delay: Current
- DIMM 3 Control fine delay: Current
- Ch 2 Command fine delay: Current

Ch1Ch2 CommonClock Setting: AUTO

Ch1 RDCAS GNT-Chip Delay: Auto
Ch1 WRCAS GNT-Chip Delay: Auto
Ch1 Command to CS Delay: Auto

Ch2 RDCAS GNT-Chip Delay: Auto
Ch2 WRCAS GNT-Chip Delay: Auto
Ch2 Command to CS Delay: Auto

Common CMD to CS Timing: AUTO/1N/2N (command rate)

CAS Latency Time (tCL): 8
RAS# to CAS# Delay (tRCD): 8
RAS# Precharge (tRP): 8
Precharge Delay (tRAS): 27
All Precharge to Act: AUTO
REF to ACT Delay (tRFC): Auto
Performance LVL (Read Delay) (tRD): AUTO

Read delay phase adjust: Enter

Ch1 Read delay phase (4~0)
- Channel 1 Phase 0 Pull-In: AUTO
- Channel 1 Phase 1 Pull-In: AUTO
- Channel 1 Phase 2 Pull-In: AUTO
- Channel 1 Phase 3 Pull-In: AUTO
- Channel 1 Phase 4 Pull-In: AUTO

Ch2 Read delay phase (4~0)
- Channel 2 Phase 0 Pull-In: Auto
- Channel 2 Phase 1 Pull-In: Auto
- Channel 2 Phase 2 Pull-In: Auto
- Channel 2 Phase 3 Pull-In: Auto
- Channel 2 Phase 4 Pull-In: Auto

MCH ODT Latency: AUTO
Write to PRE Delay (tWR): AUTO
Rank Write to Read (tWTR): AUTO
ACT to ACT Delay (tRRD): AUTO
Read to Write Delay (tRDWR): AUTO
Ranks Write to Write (tWRWR): AUTO
Ranks Read to Read (tRDRD): AUTO
Ranks Write to Read (tWRRD): AUTO
Read CAS# Precharge (tRTP): AUTO
ALL PRE to Refresh: AUTO

DFI LP UT X48-T3RS 5/21 Official Bios
Settings Template


5/21 official bios

Code:
PC Health Status
Adjust CPU Temp: Auto

CPU Feature
- Thermal Management Control: Disabled
-  PPM(EIST) Mode: Disabled
- Limit CPUID MaxVal: Disabled
- CIE Function: Disabled
- Virtualization Technology: Disabled
- Core Multi-Processing: Enabled

Exist Setup Shutdown: Mode 2
Shutdown after AC Loss: Disabled
O.C. Fail retry Counter 0
CPU Clock Ratio: 9x
CPU N/2 Ratio: Disabled
Target CPU Clock:
CPU Clock: 333
Boot Up Clock: AUTO
CPU Clock Amplitude: 800mv
CPU Clock0 Skew: 0ps
CPU Clock1 Skew: 0ps
DRAM Speed: 333/1333
- Target DRAM Speed: DDR3-1333
PCIE Clock: 100mhz
PCIE Slot Config: 1X 1X

CPU Spread Spectrum: Disabled
PCIE Spread Spectrum: Disabled
SATA Spread Spectrum: Disabled

Voltage Settings
CPU VID Control: 1.10000v
COY VID Special Add Limit: Enabled
CPU VID Special Add: AUT0
DRAM Voltage Control: 1.57v
SB Core/CPU PLL Voltage: 1.51
NB Core Voltage: 1.430
CPU VTT Voltage: 1.100
Vcore Droop Control: Enabled
Clockgen Voltage Control: 3.45v
GTL+ Buffers Strength: Strong
Host Slew Rate: Weak
GTL REF Voltage Control: Disable
x CPU GTL1/3 REF Volt: 110
x CPU GTL 0/2 REF Volt: 110
x North Bridge GTL REF Volt: 110

DRAM Timing
- Enhance Data transmitting: Auto
- Enhance Addressing: Auto
- T2 Dispatch: Auto

DLL Mode: Mode 0

Clock Setting Fine Delay
Ch1 Clock Crossing Setting: AUTO
- DIMM 1 Clock fine delay: Current
- DIMM 2 Clock fine delay: Curren
- DIMM 1 Control fine delay: Current
- DIMM 2 Control fine delay: Current
- Ch 1 Command fine delay: Current

Ch2 Clock Crossing Setting: AUTO
- DIMM 3 Clock fine delay: Current
- DIMM 4 Clock fine delay: Current
- DIMM 3 Control fine delay: Current
- DIMM 4 Control fine delay: Current
- Ch 2 Command fine delay: Current

Ch1Ch2 CommonClock Setting: AUTO

Ch1 RDCAS GNT-Chip Delay: Auto
Ch1 WRCAS GNT-Chip Delay: Auto
Ch1 Command to CS Delay: Auto

Ch2 RDCAS GNT-Chip Delay: Auto
Ch2 WRCAS GNT-Chip Delay: Auto
Ch2 Command to CS Delay: Auto

CAS Latency Time (tCL): 8
RAS# to CAS# Delay (tRCD): 8
RAS# Precharge (tRP): 8
Precharge Delay (tRAS): 27
All Precharge to Act: AUTO
REF to ACT Delay (tRFC): Auto
Performance LVL (Read Delay) (tRD): AUTO

Read delay phase adjust: Enter

Ch1 Read delay phase (4~0)
- Channel 1 Phase 0 Pull-In: AUTO
- Channel 1 Phase 1 Pull-In: AUTO
- Channel 1 Phase 2 Pull-In: AUTO
- Channel 1 Phase 3 Pull-In: AUTO
- Channel 1 Phase 4 Pull-In: AUTO

Ch2 Read delay phase (4~0)
- Channel 2 Phase 0 Pull-In: Auto
- Channel 2 Phase 1 Pull-In: Auto
- Channel 2 Phase 2 Pull-In: Auto
- Channel 2 Phase 3 Pull-In: Auto
- Channel 2 Phase 4 Pull-In: Auto

MCH ODT Latency: AUTO
Write to PRE Delay (tWR): AUTO
Rank Write to Read (tWTR): AUTO
ACT to ACT Delay (tRRD): AUTO
Read to Write Delay (tRDWR): AUTO
Ranks Write to Write (tWRWR): AUTO
Ranks Read to Read (tRDRD): AUTO
Ranks Write to Read (tWRRD): AUTO
Read CAS# Precharge (tRTP): AUTO
ALL PRE to Refresh: AUTO
CMD to CST mode: AUTO/1T/2T
Attached Files
File Type: txt biostemplate_0521.txt (3.0 KB, 5 views)
File Type: txt biostemplate_064beta.txt (3.3 KB, 1 views)
File Type: txt biostemplate_714beta.txt (3.4 KB, 8 views)

Last edited by eva2000; 24-07-2008 at 05:07 PM.
eva2000 is offline  
Old 07-06-2008, 06:34 PM   #2
eva2000
Administrator
eva2000's PC Specs
 
Join Date: Jul 22 2004
Location: Brisbane, Australia
Posts: 23,017
twitter.com/i4memorycom Facebook Page livestream.com/i4memorycom
Blog Entries: 42
Re: DFI LP UT X48-T3RS / X48-T2R Bios Templates

DFI LP UT X48-T2RS Bios Settings Template


coming soon....
eva2000 is offline  
Closed Thread

Bookmarks

Tags
bios, dfi, templates, x48t2r, x48t3rs


Currently Active Users Viewing This Thread: 2 (0 members and 2 guests)
 
Thread Tools


Similar Threads for: DFI LP UT X48-T3RS / X48-T2R Bios Templates
Thread Thread Starter Forum Replies Last Post
Initial notes, findings and tips DFI UT X58-T3EH8 eva2000 DFI Intel Motherboard / CPU 0 04-08-2009 03:17 PM
DFI LP UT X48-T3RS - Info, overclocking tips & photos eva2000 DFI Intel Motherboard / CPU 11 26-09-2008 08:07 PM
DFI LP UT P35-T2R bios templates eva2000 DFI Intel Motherboard / CPU 1 28-08-2007 04:18 PM
AMD64 Overclocking Guide (07/11/06) eva2000 General AMD Motherboards / CPU 7 02-11-2006 04:42 PM


All times are GMT +11. The time now is 09:28 PM.

no new posts